# Lab2 Adder Implementation

## **Objectives**

- 1. To study the logic gates.
- 2. To familiarize with Combinational logic.
- 3. To understand the principle of binary addition.
- 4. To use NI Multisim to simulate the adder.
- 5. To implement a Full adder circuit and Verify the truth tables.

#### COMPONENTS

1. Multimeter

2. Bread board and connecting wires

3. LEDs and resistors

4. 2 input AND Gate IC: 74LS08

5. 2 input XOR IC: 74LS86

6. 2 input OR IC: 74LS32

#### THEORY

An adder is a circuit whose output is the binary sum of its inputs. Adders are categorized into two types. One is Half Adder, and another one is known as Full Adder.

#### Half Adder

The Half Adder adds two binary digits (A & B), and produces two outputs as sum (SUM) and carry (CARRY).

### Full Adder

A full adder is a combinational circuit that performs an addition operation on three binary digits. It consists of three inputs (A, B, CARRY\_IN) and two outputs (SUM, CARRY\_OUT). The first two inputs are A and B and the third input is an input carry designated as CARRY\_IN. The output carry is designated as CARRY\_OUT and the normal output is designated as SUM.

### 2 input AND Gate 74LS08





Logic Diagram

Pin Diagram

## 2 input OR Gate 74LS32



Logic Diagram



Pin Diagram

## 2 input XOR Gate 74LS86





Logic Diagram

Pin Diagram

# Pre-Lab2 Report Adder Design

| PART ONE: Half Adder                                                                                                                 |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Design a Half Adder using X-OR&AND Gate. Input variables: A, B; Output variables: S(SUM), C(CARRY); LED ON: Logic 1 LED OFF: Logic 0 |  |  |  |  |  |
| 1. Truth table/6pt                                                                                                                   |  |  |  |  |  |
|                                                                                                                                      |  |  |  |  |  |
| 2. Logical Expression for S(SUM) & C(CARRY) (AND, XOR Gate)/6pt                                                                      |  |  |  |  |  |
| 3. Draw the logic diagram based on the Logical Expression obtained in step 2 (2 input AND gates, 2 input XOR gates)/6pt              |  |  |  |  |  |

| EI<br>4. | Fall2024 Hengzhao Yang/Juan Li Based on the above analysis results, use Multisim to simulate the Half Adder(use IC 74LS08 and 74LS86 to construct the design). 5V is used to represent logic value 1, while 0V is used to represent logic value 0/6 pt |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1)       | All 2 input patterns can be produced (to generate a truth table for the circuit) by manually toggling the inputs/6 pt                                                                                                                                  |  |  |  |  |  |
| 2)       | Output S(SUM) & C(CARRY) are connected in series with yellow, and red LED through a 402 $\Omega$ current limiting resistor respectively/6 pt                                                                                                           |  |  |  |  |  |
| 3)       | Provide screenshot of the simulation schematic/6 pt                                                                                                                                                                                                    |  |  |  |  |  |
| 4)       | Summarize the simulation results and record the status of LED lights corresponding to each input combination for S(SUM) & C(CARRY)/7pt                                                                                                                 |  |  |  |  |  |
|          | RT Two: Full Adder veing VOR OR & AND Cotes                                                                                                                                                                                                            |  |  |  |  |  |
| _        | plement a Full Adder using XOR OR & AND Gates. ut variables: A, B, Cin (CARRY IN);                                                                                                                                                                     |  |  |  |  |  |
| -        | tput variables: S(SUM), Cout (CARRY_OUT);                                                                                                                                                                                                              |  |  |  |  |  |
| LE       | D ON: Logic 1                                                                                                                                                                                                                                          |  |  |  |  |  |
| LE       | D OFF: Logic 0                                                                                                                                                                                                                                         |  |  |  |  |  |
| 1.       | Truth table/6pt                                                                                                                                                                                                                                        |  |  |  |  |  |

| 2. | Logical Expression | for S(SUM) & C | Cout (CARRY_ | OUT) (AND, | XOR, OR) | _/6pt |
|----|--------------------|----------------|--------------|------------|----------|-------|
|----|--------------------|----------------|--------------|------------|----------|-------|

3. Draw the logic diagram based on the Logical Expression obtained in step 2 (2 input AND gates, 2 input XOR gates, 2 input OR gates). \_\_\_\_\_/6pt

- 4. Based on the above analysis results, use Multisim to simulate the Full Adder. 5V is used to represent logic value 1, while 0V is used to represent logic value 0.

  \_\_\_\_\_/6 pt
- 5) All 3 input patterns can be produced (to generate a truth table for the circuit) by manually toggling the inputs. \_\_\_\_\_/6 pt
- 6) Output S(SUM), Cout(CARRY\_OUT) are connected in series with yellow, and red LED through a 402 Ω current limiting resistor respectively. \_\_\_\_\_/6 pt
- 7) Provide screenshot of the simulation schematic.\_\_\_\_\_/6 pt

8) Summarize the simulation results and record the status of LED lights corresponding to each input combination for S(SUM) & Cout(CARRY). \_\_\_\_\_/7pt

# **Lab1 Report Full Adder**

Construct the circuit on breadboard as you design in the prelab. Observe the output and verify the truth table.

Connect outputs S(SUM), C(CARRY\_OUT) in series with 402  $\Omega$  current-limiting resistors to yellow and red LEDs, respectively. Observe the output for various

| EE115B                  | Fall2024                             | Hengzhao Yang/Juan Li                   |
|-------------------------|--------------------------------------|-----------------------------------------|
| combinations of inputs. | $\boldsymbol{Record}$ the LED states | corresponding to each input combination |
| for A, B, CARRY IN.     | /50 pt                               |                                         |